|
|
Designer![]() |
ST-Ericsson |
Type: | Nova A9500 |
Year Released: | 2010 |
Function![]() |
Multi-core Application Processor |
|
|
Width of Machine Word![]() |
32 bit |
Supported Instruction Set(s): | ARMv7 |
Pipeline Stages![]() |
8 pipeline stages |
Type of processor core(s)![]() |
2x ARM Cortex-A9 MPcore |
Number of processor core(s): | dual-core |
|
|
Memory Interface(s): | LPDDR2 SDRAM |
Number of data bus channels: | 1 ch |
Non-volatile Memory Interface![]() |
Yes |
|
|
Recommended Minimum Clock Frequency: | 1000 MHz min. |
Recommended Maximum Clock Frequency: | 1200 MHz max. |
|
|
|
|
Feature Size![]() |
45 nm |
Semiconductor Technology: |
CMOS![]() |
|
|
Embedded GPU![]() |
ARM Mali-400 GPU |
Number of GPU cores: | 1-core GPU |
Dedicated Graphics Memory![]() |
0.25 MiB |
|
|
Supported Cellular Data Links![]() |
No |
|
|
Supported GPS protocol(s): | No |
|
|
Special Features: | dual ARM Cortex-A9 Harvard Superscalar processor core, Multi-layer.. ›› |
|
|
Data Integrity![]() |
Preliminary |
Added![]() |
2011-12-31 11:51 |
Tweet | |